3D Quantum Numerical Simulation of Horizontal Rectangular Dual Metal Gate MOSFETs

M. Khaouani, A. Guen-Bouazza, B. Bouazza, Z. Kourdi

Abstract—The integrity and issues related to electrostatic performance associated with scaling Si MOSFET bulk sub 10nm channel length promotes research in new device architectures such as SOI, double gate and GAA MOSFET. In this paper, we present some novel characteristic of horizontal rectangular gate MOSFETs. Using SILVACO TCAD tools. We also present the simulation results we obtained relating to the influence of some parameters variation on our structure, that having a direct impact on their drain current. In addition, our TFET showed reasonable |I ON/I OFF| ratio of |10 4| and low drain induced barrier lowering (DIBL) of 39 mV/V.

Keywords—GAA, SILVACO, QUANTUM, MOSFETs.

I. INTRODUCTION

In metal-oxide semiconductor field-effect transistor (MOSFET) the limiting of scaling in many new device structures are widely explored on approach [1]. Among them, gate-all-around MOSFET is attractive for the following reasons; its immunity to short channel effects, drain induced barrier lowering, handling out of the gate, and the reduction of leakage current. MOSFETs are promising candidate’s future CMOS devices due to their reduced short-channel effects. The quantum mechanics principles have been included in several books related to the square GAA JLFETs, but none of quantum effects has been modeled in extremely devices - scale where quantum confinement effects become important and governing the performance of the device. The GAA MOSFET, which is basically a 3-D structure, cannot be analyzed directly the same way. One possibility is to solve Laplace’s equation in rectangular coordinates by means of a series expansion in Bessel functions. And used in simulation Bohm quantum potential (BQP) model calculate a position dependent potential energy term using an auxiliary equation derived from the Bohm interpretation of quantum mechanics. This extra concentration is integrated in the whole structure and then this quantity is derived as C = -dQ/dV.

In this paper we have performed 3D quantum numerical simulation of horizontal rectangular dual metal gate MOSFET using SILVACO TCAD Tools and present some interesting characteristics and the influence of some parameters variation on our Structure that having a direct impact on their drain current.

II. METHODOLOGY

The 3D structure obtained using ATLAS3D in SILVACO TCAD tools in Fig. 1, with L0 = 9nm, Tox = 1nm and W = H = 5nm, channel doping is 1E17cm -3, drain and source doping concentration is 1E20cm -3 and used dual metal gate Aluminium (φM1 = 4.1 eV) and Titanium (φM1 = 4.4 eV).

The device has been simulated using ATLAS 3D for obtaining output and transfer characteristics.

III. NUMERICAL ANALYSIS

Numerical simulation is an extremely helpful tool for detailed investigation of physical phenomena, which determine electrical characteristics of semiconductor devices. Simulation results we present in this study had been obtained using Atlas Silvaco Software [8].
In order to study the influence of our structure parameters such as oxide thickness, channel length and type of oxide with high-k dielectric like Si$_3$N$_4$, HFO$_2$ and thickness of metal on its electrical characteristics, some parameters are modified. We examine then the effect of their variation on the considered structure drain current.

1. Influence of Tox Variation $I_D$ Courant and Threshold Voltage $V_{TH}$

Fig. 4 illustrates characteristics for a GAA with dual metal gate MOSFET at different oxide thickness. At shorter oxide thickness, the drain saturation current increases strongly. We can conclude for this variation that thinner gate oxides lead to product higher drain currents. And in transfer characteristics in Fig. 5 if augment oxide thickness the threshold voltage reduce.

2. Influence Channel Length ($L_{ch}$) Variation ID Courant and Threshold Voltage $V_{TH}$

This section deals with the study of channel length variation effect on the electrical device characteristics.
Fig. 6 Output characteristics for a dual metal gate GAA MOSFETs at different oxide thickness (Lch=9nm, 15nm and 22nm)

Fig. 7 Transfer characteristics for a dual metal gate GAA MOSFETs at different oxide thickness (Lch=9nm, 15nm and 22nm)

In Fig. 6 that when in reduce $L_{ch}$ the drain currents augment and in Fig. 7 when in reduce Lch the threshold voltage reduce. We can conclude that the reduce of the length of the cannel gives a very good drain current.

3. Influence Channel Doping Dual Metal Gate GAA MOSFETs Variation ID Courant and Threshold Voltage $V_{TH}$

Fig. 8 Output characteristics for a dual metal gate GAA MOSFETs at different ND (ND=1x10^{17} cm^{-3}, 1x10^{18} cm^{-3} and 1x10^{19} cm^{-3})

Fig. 9 Transfer characteristics for a dual metal gate GAA MOSFETs at different ND (ND=10^{17} cm^{-3}, 10^{18} cm^{-3} and 10^{19} cm^{-3})

We note that in Figs. 8 and 9 with $N_D=10^{18}$ cm$^{-3}$ doping the drain current augment and threshold voltage reduce.

4. Influence Type Oxide Variation ID Courant and Threshold Voltage $V_{TH}$

Fig. 10 Output characteristics for a dual metal gate GAA MOSFETs at different type oxide (SiO$_2$, Si$_3$N$_4$, HFO$_2$)

Fig. 11 Transfer characteristics for a dual metal gate GAA MOSFETs at different type oxide (SiO$_2$, Si$_3$N$_4$, HFO$_2$)

In Figs. 10 and 11 the drain current augment and the voltage threshold voltage reduce with the SiO$_2$ oxide de grille.

DIBL (Drain Induced Barrier Lowering) Ion/Ioff Ratio
The DIBL (Drain Induced Barrier Lowering) piercing said phenomenon which occurs when the dimensions of defected areas (ZCE) source / substrate and drain / substrate become comparable to the length of the grid. The potential distribution in the channel then depends on both the transverse field (controlled by the gate voltage), but also the longitudinal field (controlled by the drain voltage) than increase in the drain side ZCE, which causes the lowering of the barrier of source / substrate potential.

\[
DIBL = \frac{\Delta V}{\Delta V_T} \text{(mV/V)}
\]

From (1) and Fig. 12 has DIBL=39mV.

The DIBL effect is usually measured by the offset of the transfer curve in plan as the threshold divided by $\Delta V_{TH}$ and $\Delta V_D$ between two resulting curves of two different drain voltages:

\[
DIBL = \frac{\Delta V_T}{\Delta V_D} \text{(mV/V)}
\]

From (1) and Fig. 12 has DIBL=39mV.

The downward revision of bulk planar MOSFET according to the International Technology Roadmap sheet for Semiconductors ITRS requires new structures such as MOSFETs gate all around (GAA MOSFETs). These structures can reduce short channel effects that appear below 10nm node. GAA MOSFETs structure that we study is a horizontal rectangular GAA MOSFETs with different type of metal in the grid and made the variation The variation of individual parameters of the structure were performed to calculate their effect on the characteristics of the device. Based on the simulation results we have obtained using the SILVACO software, we can choose the appropriate parameters for the optimization of our structure, with good reduction of short channel effects.

IV. CONCLUSION


REFERENCES