A Simulation Model for the H-gate PDSOI MOSFET
Bu Jianhui, Bi Jinshun, Liu Mengxin, Luo Jiajun, and Han Zhengsheng

Abstract—The floating body effect is a serious problem for the PDSOI MOSFET, and the H-gate layout is frequently used as the body contact to eliminate this effect. Unfortunately, most of the standard commercial SOI MOSFET model is for the device with finger gate, the necessity of the new models for the H-gate device arises. A simulation model for the H-gate PDSOI MOSFET is proposed based on the 0.35µm PDSOI process developed by the Institute of Microelectronics of the Chinese Academy of Sciences (IMECAS), and then the model is well verified by the ring-oscillator.

Keywords—PDSOI H-gate Device model Body contact.

I. INTRODUCTION
SOI technologies have been very attractive for future high-speed operation of CMOSFETs [1]. However, because of the floating body effect, SOI devices exhibit premature bipolar conduction which coupled with the increase in the body voltage causes the kink seen in the output characteristics of partially depleted (PD) SOI n-MOSFETs [2]. There are many techniques to eliminate the kink effect[3], among which the body contact has been regarded as a complete cure for this problem, and the H-gate layout is frequently used. However, most of the standard SOI MOSFET model is for the device with finger gate, while some have considered the device with body contact but the body contact effect is not considered completely, even in the newest BSIMSOI MODEL BSIMSOIV4.4 [4-6].

In this paper, we present a simulation model for the H-gate PDSOI MOSFET based on the 0.35µm PDSOI process developed by the Institute of Microelectronics of the Chinese Academy of Sciences (IMECAS), and then this model is well verified by the ring-oscillator.

II. MODEL BUILDING
The PDSOI MOSFET with H-gate was fabricated using the 0.35µm SOI process developed by the Institute of Microelectronics of the Chinese Academy of Sciences (IMECAS). They were fabricated on UNIBOND SOI wafers, and the simplified layout is shown in Fig. 1. The H-gate NMOS is taken as an example in the Model building, and the modeling of PMOS is the same with NMOS.

Compared with the finger gate device, the H-gate device has additional gate body overlap region which is shown in Fig. 1, which imports the additional gate-to-body capacitance that was called Cadd in this paper. The width of this capacitance is Wneck, which is the width of the neck of the H-gate as shown in Fig.1, and the length of the capacitance is equal to ‘SA+L+SB’. This capacitance is changeless for the devices with the same length, and it will greatly degrade the performance of the device when the width of the device is narrow.

The additional gate body overlap region also imports PN junctions between the source and the bulk that under this region at the vertical of the source, and also between the drain and the bulk. These PN junctions should be defined by the perimeter because they are lateral junctions, and the perimeter of the PN junctions is equal to the parameters SA and SB separately.

Unlike the commercial process, the diffusion of the source and drain don’t touch the buried oxide (BOX) in our process, which is shown in Fig. 2. So there lies PN junction between the source and bulk at the bottom of the source, and also at the bottom of the drain. However, these PN junctions are not considered in the standard SOI MOSFET model. The area of these PN junctions is equal to the area of the source and drain separately, which can be extracted from the Layout Post Extract (LPE).
Based on the analysis above, the equivalent circuit of the H-gate SOI MOSFET is shown in Fig. 3. The bottom junction and vertical junction are integrated into a PN junction in this circuit, and they are determined by the parameters "area" and "pj" separately.

This model can easily be implemented in the standard SOI MOSFET model BSIMSOI as a macro-model for the circuit simulation, and the code is as follows:

```
.subckt Hgate_nmos d g s e b w=3.5u l=0.35u as='w*8e-7'
ps='2*SA'
ad='w*8e-7'
pd='2*SB'
Sadd g b '2*Wneck*(SA+L+SB)*Cunit'.
.end Hgate_nmos
```

where the parameters as, ps, ad, pd, Wneck, SA and SB are all layout dependent parameters, they can all be extracted from LPE. Cunit is the unit capacitance of the capacitance between gate and body. The model nmos is the standard SOI MOSFET model, and pwell is the standard diode model. The parameters of nmos and the parameters of pwell should be extracted before the use of this model.

### III. Model Verification

We’ve extracted the parameters of the SOI MOSFET model nmos and the diode model pwell with the Model Builder Program (MBP), and we also extracted the parameters of the PMOS for the circuit simulation. A 101-stage ring-oscillator is used as the validate circuit. The schematic circuit is shown in Fig.4, the width of the PMOS for the inverter is 10um, and the width of the NMOS is 5um. We’ve measured and simulated the period of the ring-oscillator, and the results are shown in Table I, these results validate the accurate of the model well.

![Fig. 4 The schematic circuit of the 101-stage ring-oscillator](image)

<table>
<thead>
<tr>
<th>TABLE I</th>
<th>THE MEASURED AND SIMULATED PERIOD</th>
</tr>
</thead>
<tbody>
<tr>
<td>validate circuit</td>
<td>Test period</td>
</tr>
<tr>
<td>101-stage ring-oscillator</td>
<td>12ns</td>
</tr>
</tbody>
</table>

### IV. Conclusion

A simulation model for the H-gate SOI MOSFET is proposed based on the 0.35µm SOI process developed by IMECAS. The bottom PN junction, vertical PN junction and the additional gate-to-body capacitance that are caused by the body contact are added in this model, and then this model is well verified by the ring-oscillator.

### REFERENCES


Jianhui Bu received the B.S degree in Microelectronics from Xi’an JiaoTong university, Xi’an, China, in 2006, and the Ph.D. degree from Institute of Microelectronics, Chinese Academy of Sciences, Beijing, China, in 2011. In 2011, he joined the Institute of Microelectronics, Chinese Academy of Sciences and worked for the device modeling and parameters extraction. His work primarily focuses on device model and device reliability. He has published more than ten papers.